
VC709 Evaluation Board www.xilinx.com UG887 (v1.4) December 4, 2014
The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether
in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising
under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or
consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action
brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same.
Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product
specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are
subject to the terms and conditions of Xilinx’s limited warranty, please refer to Xilinx’s Terms of Sale which can be viewed at
http://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx.
Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk
and liability for use of Xilinx products in such critical applications, please refer to Xilinx’s Terms of Sale which can be viewed at
http://www.xilinx.com/legal.htm#tos.
© Copyright 2013–2014 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Vivado, Virtex, Zynq, and other designated brands
included herein are trademarks of Xilinx in the United States and other countries. PCI, PCI Express, PCIe, and PCI-X are trademarks of
PCI-SIG. All other trademarks are the property of their respective owners.
Revision History
The following table shows the revision history for this document.
, Date Version Revision
02/04/2013 1.0 Initial Xilinx release.
06/04/2013 1.1 Changed XC7VX690T-2FFG1761CES to XC7VX690T-2FFG1761C throughout the
document. Changed SiT9122 to SiT9102. The data rate in Linear BPI Flash Memory,
page 22 changed from 40 MHz to 80 MHz. Added items 28 and 29 to the board
photograph in Figure 1-2. FPGA EMCC clock information was added to Table 1-7,
Table 1-8, Figure 1-13, and FPGA EMCC Clock, page 34. In Table 1-18, the DS1
description for RED changed. Replaced Figure 1-22 Configuration Mode and Upper Linear
Flash Address Switch. Enhanced section Switches, page 52. Updated part ordering
information in FMC_VADJ Voltage, page 62. Updated Figure 1-29 VC709 Board
Configuration Circuit. Replaced Appendix C, Master UCF Listing with Master Constraints
File Listing. Updated References, page 97.
01/07/2014 1.2 Revised the content of Table 1-16, page 46. Revised Table 1-20 to correct connection of
FMC1_HPC_LA29_N, page 58 to FPGA pin T30 (Was W30). Revised all links and
references in Appendix F, Additional Resources and revised links to web pages and
documents throughout document to conform to latest linking style convention. Added
caution note about power connections to J18 on the VC709 board on page 98. Revised
link under Declaration of Conformity in Appendix G to point directly at the Certificate
PDF instead of XTP251, the list of Certificates of Conformity.
03/11/2014 1.2.1 Tech Pubs edit. Technical content not affected.
04/30/2014 1.3 Revised the data rate for the small outline dual-inline memory modules (SODIMMs)
in VC709 Board Features and Dual DDR3 Memory SODIMMs.